Intel B940 Arkusz Danych Strona 75

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 360
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 74
Datasheet, Volume 2 75
Processor Configuration Registers
2.8.10 C0CYCTRKPCHG—Channel 0 CYCTRK PCHG Register
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 250-251h
Reset Value: 0000h
Access: RO, RW
Bit Attr
Reset
Value
Description
15:11 RO 00h Reserved
10:6 RW 00h
Write To Precharge Delay (C0sd_cr_wr_pchg)
This field indicates the minimum allowed spacing (in DRAM clocks) between
the WRITE and PRE commands to the same rank-bank.
This value corresponds to the tWR parameter in the DDR3 Specification.
5:2 RW 0h
Read To Precharge Delay (C0sd_cr_rd_pchg)
This field indicates the minimum allowed spacing (in DRAM clocks) between
the READ and PRE commands to the same rank-bank.
1:0 RW 00b
Precharge To Precharge Delay (C0sd_cr_pchg_pchg)
This configuration register indicates the minimum allowed spacing (in DRAM
clocks) between two PRE commands to the same rank.
Przeglądanie stron 74
1 2 ... 70 71 72 73 74 75 76 77 78 79 80 ... 359 360

Komentarze do niniejszej Instrukcji

Brak uwag