Intel A2Y15AV Arkusz Danych Strona 289

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 342
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 288
Datasheet, Volume 2 289
Processor Configuration Registers
2.18.26 IEUADDR_REG—Invalidation Event Upper Address
Register
This register specifies the Invalidation Event interrupt message upper address.
2.18.27 IRTA_REG—Interrupt Remapping Table Address Register
This register provides the base address of Interrupt remapping table. This register is
treated as RsvdZ by implementations reporting Interrupt Remapping (IR) as not
supported in the Extended Capability register.
B/D/F/Type: 0/0/0/GFXVTBAR
Address Offset: AC–AFh
Reset Value: 00000000h
Access: RW-L
Size: 32 bits
Bit Access
Reset
Value
RST/
PWR
Description
31:0 RW-L 00000000h Uncore
Message Upper Address (MUA)
Hardware implementations supporting Queued Invalidations and
Extended Interrupt Mode are required to implement this register.
Hardware implementations not supporting Queued Invalidations
or Extended Interrupt Mode may treat this field as RsvdZ.
B/D/F/Type: 0/0/0/GFXVTBAR
Address Offset: B8–BFh
Reset Value: 0000000000000000h
Access: RW-L
Size: 64 bits
BIOS Optimal Default 00000000h
Bit Access
Reset
Value
RST/
PWR
Description
63:39 RO 0h Reserved (RSVD)
38:12 RW-L 0000000h Uncore
Interrupt Remapping Table Address (IRTA)
This field points to the base of 4 KB aligned interrupt remapping
table.
Hardware ignores and does not implement bits 63:HAW, where
HAW is the host address width.
Reads of this field returns value that was last programmed to it.
11:4 RO 0h Reserved (RSVD)
3:0 RW-L 0h Uncore
Size (S)
This field specifies the size of the interrupt remapping table. The
number of entries in the interrupt remapping table is 2^(X+1),
where X is the value programmed in this field.
Przeglądanie stron 288
1 2 ... 284 285 286 287 288 289 290 291 292 293 294 ... 341 342

Komentarze do niniejszej Instrukcji

Brak uwag